Login

Syed Aftab Rashid (Publications)

Syed Aftab Rashid (Publications)

Syed Aftab Rashid (Publications)

PhD University of Porto, Portugal
Integrated PhD Researcher

Syed Aftab Rashid joined the CISTER research unit in 2015 as a Ph.D. student. He is currently an integrated Ph.D. researcher and serves as CISTER lead at VORTEX-CoLab. He completed his Ph.D. from the University of Porto, Portugal, in 2021.

His dissertation was on the timing analysis of multicore platforms for hard real-time systems with a focus on contention due to sharing of cache memories and interconnects.

Before joining CISTER, he received his M.Sc. in Electrical Engineering from the National University of Computer and Emerging Sciences (NUCES)-FAST, Islamabad, Pakistan in 2014.

He has worked on several international projects related to embedded system design and implementation. He has also co-authored several publications in reputed conferences (e.g., RTSS, ECRTS, RTCSA, DATE) and journals (e.g., Applied Energy). Aftab has also been a part of different conference organization committees including ECRTS, RTNS, and CPSWeek.

His research interests include real-time embedded systems, timing and scheduling analysis, resource contention, and multicore architectures' predictability.

. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Journal Papers
Schedulability Analysis for 3-Phase Tasks with Partitioned Fixed-Priority Scheduling CISTER-TR-220801 
Jatin Arora, Cláudio Maia, Syed Aftab Rashid, Geoffrey Nelissen, Eduardo TovarJournal of Systems Architecture (JSA), Elsevier. Oct 2022.
Bus-Contention Aware WCRT Analysis for the 3-Phase Task Model Considering a Work-Conserving Bus Arbitration Scheme CISTER-TR-211004 
Jatin Arora, Cláudio Maia, Syed Aftab Rashid, Geoffrey Nelissen, Eduardo TovarJournal of Systems Architecture (JSA), Elsevier. 2022. (Best Paper of ICESS 2021) (ICESS 2021). 13 to 14, Jan, 2022, Volume Technical Session. Virtual, Australia.
Conference or Workshop Papers/Talks
Work-in-Progress: A Holistic Approach to WCRT Analysis for Multicore Systems CISTER-TR-220907 
Jatin Arora, Syed Aftab Rashid, Cláudio Maia, Geoffrey Nelissen, Eduardo Tovar
ABSTRACTPDFPDF Additional Files: PDFPoster
Work in Progress Session, 43rd Real-Time Systems Symposium (RTSS 2022). 5 to 8, Dec, 2022. Houston, Texas, U.S.A..
Analyzing Fixed Task Priority Based Memory Centric Scheduler for the 3-Phase Task Model CISTER-TR-220608 
Jatin Arora, Syed Aftab Rashid, Cláudio Maia, Eduardo TovarIEEE International Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA). 23 to 25, Aug, 2022, Technical Session. Taipei, Taiwan.
Cache-aware Schedulability Analysis of PREM Compliant Tasks CISTER-TR-220101 
Syed Aftab Rashid, Muhammad Ali Awan, Pedro Souto, Konstantinos Bletsas, Eduardo TovarDesign, Automation and Test in Europe Conference (DATE 2022). 2022, Real-time, Dependable and Privacy-Enhanced Systems. ANTWERP, Belgium.